Synopsys' Galaxy Implementation Platform features comprehensive support for TSMC's latest set of 20-nm design rules. TSMC has certified a full suite of Synopsys implementation tools, including:
- IC Compiler: Innovative-patterning compliant placement, and correct-by-construction innovative-patterning-clean routing help provide the optimal area and performance that can be reliably decomposed during manufacturing
- IC Validator: New, native graph-based coloring ensures layout decomposition and in-design integration with IC Compiler for accurate, scalable signoff of 20-nm designs
- PrimeTime: Support for multi-valued SPEF model variation impact on timing due to innovative patterning
- StarRC: Parasitic variation modeling solution addresses the effects of innovative patterning technology due to mask misalignment and other critical technology requirements
- Custom Designer: Productivity aids, such as connectivity assisted editing, with support for new local interconnect and cut poly, 20-nm constraints, and correct-by-construction variable size via creation help manage design-rule complexity.
"With TSMC we are addressing the next-generation needs of the design community," said Bijan Kiani, vice president of product marketing at Synopsys. "Design ecosystem readiness for TSMC's 20-nm process requires enhancements throughout the entire design implementation flow."
"Collaborating with Synopsys on TSMC's 20-nm process helps ensure design teams will have the technologies and efficient support needed to address new challenges," said Suk Lee, senior director of Design Infrastructure Marketing at TSMC. "The certified tools from TSMC's Open Innovation Platform and its ecosystem members enable designers to create innovative products that meet their aggressive power, performance and area targets."
Details of Synopsys' 20-nm portfolio can be found at www.synopsys.com/20nm